## Digital System Implementation

## eA

## A. 1 INTRODUCTION

This appendix introduces practical issues in the design of digital systems. The material is not necessary for understanding the rest of the book, however, it seeks to demystify the process of building real digital systems. Moreover, we believe that the best way to understand digital systems is to build and debug them yourself in the laboratory.

Digital systems are usually built using one or more chips. One strategy is to connect together chips containing individual logic gates or larger elements such as arithmetic/logical units (ALUs) or memories. Another is to use programmable logic, which contains generic arrays of circuitry that can be programmed to perform specific logic functions. Yet a third is to design a custom integrated circuit containing the specific logic necessary for the system. These three strategies offer trade-offs in cost, speed, power consumption, and design time that are explored in the following sections. This appendix also examines the physical packaging and assembly of circuits, the transmission lines that connect the chips, and the economics of digital systems.

## A. 2 74xx LOGIC

In the 1970s and 1980s, many digital systems were built from simple chips, each containing a handful of logic gates. For example, the 7404 chip contains six NOT gates, the 7408 contains four AND gates, and the 7474 contains two flip-flops. These chips are collectively referred to as $74 x x$-series logic. They were sold by many manufacturers, typically for 10 to 25 cents per chip. These chips are now largely obsolete, but they are still handy for simple digital systems or class projects, because they are so inexpensive and easy to use. 74 xx -series chips are commonly sold in 14-pin dual inline packages (DIPs).
A. 1 Introduction
A. 2 74xx Logic
A. 3 Programmable Logic
A. 4 Application-Specific Integrated Circuits
A. 5 Data Sheets
A. 6 Logic Families
A. 7 Packaging and Assembly
A. 8 Transmission Lines
A. 9 Economics

| Application Software | "hello <br> world! |
| :---: | :---: |
| Operating Systems |  |
| Architecture |  |
| Microarchitecture | $\square \overleftrightarrow{\leftrightarrow}$ |
| Logic | oo o |
| Digital Circuits | - |
| Analog Circuits | $\stackrel{-1}{+\frac{1}{0}}$ |
| Devices | $\infty$ |
| Physics | $\infty$ |



74LS04 inverter chip in a 14-pin dual inline package. The part number is on the first line. LS indicates the logic family (see Section A.6). The N suffix indicates a DIP package. The large S is the logo of the manufacturer, Signetics. The bottom two lines of gibberish are codes indicating the batch in which the chip was manufactured.

## A.2.1 Logic Gates

Figure eA. 1 shows the pinout diagrams for a variety of popular 74 xx -series chips containing basic logic gates. These are sometimes called small-scale integration (SSI) chips, because they are built from a few transistors. The 14-pin packages typically have a notch at the top or a dot on the top left to indicate orientation. Pins are numbered starting with 1 in the upper left and going counterclockwise around the package. The chips need to receive power $\left(V_{D D}=5 \mathrm{~V}\right)$ and ground $(\mathrm{GND}=0 \mathrm{~V})$ at pins 14 and 7 , respectively. The number of logic gates on the chip is determined by the number of pins. Note that pins 3 and 11 of the 7421 chip are not connected (NC) to anything. The 7474 flip-flop has the usual $D, C L K$, and $Q$ terminals. It also has a complementary output, $\bar{Q}$. Moreover, it receives asynchronous set (also called preset, or PRE) and reset (also called clear, or CLR) signals. These are active low; in other words, the flop sets when $\overline{P R E}=0$, resets when $\overline{C L R}=0$, and operates normally when $\overline{P R E}=\overline{C L R}=1$.

## A.2.2 Other Functions

The 74 xx series also includes somewhat more complex logic functions, including those shown in Figures eA. 2 and eA.3. These are called med-ium-scale integration (MSI) chips. Most use larger packages to accommodate more inputs and outputs. Power and ground are still provided at the upper right and lower left, respectively, of each chip. A general functional description is provided for each chip. See the manufacturer's data sheets for complete descriptions.

## A. 3 PROGRAMMABLE LOGIC

Programmable logic consists of arrays of circuitry that can be configured to perform specific logic functions. We have already introduced three forms of programmable logic: programmable read only memories (PROMs), programmable logic arrays (PLAs), and field programmable gate arrays (FPGAs). This section shows chip implementations for each of these. Configuration of these chips may be performed by blowing on-chip fuses to connect or disconnect circuit elements. This is called one-time programmable (OTP) logic because, once a fuse is blown, it cannot be restored. Alternatively, the configuration may be stored in a memory that can be reprogrammed at will. Reprogrammable logic is convenient in the laboratory because the same chip can be reused during development.

## A.3.1 PROMs

As discussed in Section 5.5.7, PROMs can be used as lookup tables. A $2^{N}$-word $\times M$-bit PROM can be programmed to perform any combinational function of $N$ inputs and $M$ outputs. Design changes simply involve


Figure eA. 1 Common 74xx-series logic gates


$$
741534 \text { :1 Mux }
$$



74138 3:8 Decoder


741572 :1 Mux

| Four 2:1 Multiplexers |  |
| :---: | :---: |
| D ${ }_{1: 0}$ : | data |
| S: | select |
| Y: | output |
| Gb : | enable |
| always_comb |  |
| $\begin{aligned} & \text { if (Gb) } \\ & \text { else } \end{aligned}$ | $\begin{aligned} & 1 \mathrm{Y}=0 ; \\ & 1 \mathrm{Y}=\mathrm{S} \text { ? } 1 \mathrm{D}[1]: 1 \mathrm{D}[0] ; \end{aligned}$ |
| if (Gb) | $2 \mathrm{Y}=0 ;$ |
| else | $2 \mathrm{Y}=\mathrm{S}$ ? 2D[1] : 2D $[0]$; |
| if (Gb) | $3 \mathrm{Y}=0$; |
| $\begin{aligned} & \text { else } \\ & \text { if (Gb) } \end{aligned}$ | $\begin{aligned} & 3 \mathrm{Y}=\mathrm{S} ? 3 \mathrm{D}[1]: 3 \mathrm{D}[0] \\ & 4 \mathrm{Y}=0 ; \end{aligned}$ |
| else | $4 \mathrm{Y}=\mathrm{S}$ ? $4 \mathrm{D}[1]$ : 4D[0]; |

4-bit Counter


74161/163 Counter


## 74244 Tristate Buffer

8-bit Enableable Register

| CLK: | clock |
| :--- | :--- |
| $\mathrm{D}_{7: 0}:$ | data |
| $\mathrm{Q}_{7: 0}:$ | output |
| ENb: | enable |

always_ff @(posedge CLK)

Note: SystemVerilog variable names cannot start with numbers, but the names in the example code in Figure A. 2 are chosen to match the manufacturer's data sheet.

Figure eA. 2 Medium-scale integration chips



4-bit Comparator
$\mathrm{A}_{3: 0}, \mathrm{~B}_{3: 0}$ : data
rel $_{\text {in }}$ : input relation
rel ${ }_{\text {out }}$ : output relation
always_comb
if $(A>B \mid(A==B$ \& AgtBin)) begin
AgtBout $=1 ;$ AeqBout $=0 ;$ AltBout $=0$;
end
else if $(A<B \mid(A==B$ \& AltBin) begin
AgtBout $=0 ;$ AeqBout $=0 ;$ AltBout $=1$;
end else begin
AgtBout $=0 ;$ AeqBout $=1 ;$ AltBout $=0 ;$
end

## 7485 Comparator



Figure eA. 3 More medium-scale integration (MSI) chips

Figure eA. 42764 8KB EPROM

replacing the contents of the PROM rather than rewiring connections between chips. Lookup tables are useful for small functions but become prohibitively expensive as the number of inputs grows.

For example, the classic $27648-\mathrm{KB}(64-\mathrm{Kb})$ erasable PROM (EPROM) is shown in Figure eA.4. The EPROM has 13 address lines to specify one of the 8 K words and 8 data lines to read the byte of data at that word. The chip enable and output enable must both be asserted for data to be read. The maximum propagation delay is 200 ps . In normal operation, $\overline{P G M}=1$ and VPP is not used. The EPROM is usually programmed on a special programmer that sets $\overline{P G M}=0$, applies 13 V to $V P P$, and uses a special sequence of inputs to configure the memory.

Modern PROMs are similar in concept but have much larger capacities and more pins. Flash memory is the cheapest type of PROM, selling for about $\$ 0.30$ per gigabyte in 2015. Prices have historically declined by 30 to $40 \%$ per year.

## A.3.2 PLAs

As discussed in Section 5.6.1, PLAs contain AND and OR planes to compute any combinational function written in sum-of-products form. The AND and OR planes can be programmed using the same techniques for PROMs. A PLA has two columns for each input and one column for each output. It has one row for each minterm. This organization is more efficient than a PROM for many functions, but the array still grows excessively large for functions with numerous I/Os and minterms.

Many different manufacturers have extended the basic PLA concept to build programmable logic devices (PLDs) that include registers. The 22V10
is one of the most popular classic PLDs. It has 12 dedicated input pins and 10 outputs. The outputs can come directly from the PLA or from clocked registers on the chip. The outputs can also be fed back into the PLA. Thus, the 22 V 10 can directly implement FSMs with up to 12 inputs, 10 outputs, and 10 bits of state. The 22 V 10 costs about $\$ 2$ in quantities of 100 . PLDs have been rendered mostly obsolete by the rapid improvements in capacity and cost of FPGAs.

## A.3.3 FPGAs

As discussed in Section 5.6.2, FPGAs consist of arrays of configurable logic elements (LEs), also called configurable logic blocks (CLBs), connected together with programmable wires. The LEs contain small lookup tables and flip-flops. FPGAs scale gracefully to extremely large capacities, with thousands of lookup tables. Xilinx and Altera are two of the leading FPGA manufacturers.

Lookup tables and programmable wires are flexible enough to implement any logic function. However, they are an order of magnitude less efficient in speed and cost (chip area) than hard-wired versions of the same functions. Thus, FPGAs often include specialized blocks, such as memories, multipliers, and even entire microprocessors.

Figure eA. 5 shows the design process for a digital system on an FPGA. The design is usually specified with a hardware description language (HDL), although some FPGA tools also support schematics. The design is then simulated. Inputs are applied and compared against expected outputs to verify that the logic is correct. Usually some debugging is required. Next, logic synthesis converts the HDL into Boolean functions. Good synthesis tools produce a schematic of the functions, and the prudent designer examines these schematics, as well as any warnings produced during synthesis, to ensure that the desired logic was produced. Sometimes sloppy coding leads to circuits that are much larger than intended or to circuits with asynchronous logic. When the synthesis results are good, the FPGA tool maps the functions onto the LEs of a specific chip. The place and route tool determines which functions go in which lookup tables and how they are wired together. Wire delay increases with length, so critical circuits should be placed close together. If the design is too big to fit on the chip, it must be reengineered. Timing analysis compares the timing constraints (e.g., an intended clock speed of 100 MHz ) against the actual circuit delays and reports any errors. If the logic is too slow, it may have to be redesigned or pipelined differently. When the design is correct, a file is generated specifying the contents of all the LEs and the programming of all the wires on the FPGA. Many FPGAs store this configuration information in static RAM that must be reloaded each time the FPGA is


Figure eA. 5 FPGA design flow
turned on. The FPGA can download this information from a computer in the laboratory, or can read it from a nonvolatile ROM when power is first applied.

## Example eA. 1 FPGA TIMING ANALYSIS

Alyssa P. Hacker is using an FPGA to implement an M\&M sorter with a color sensor and motors to put red candy in one jar and green candy in another. Her design is implemented as an FSM, and she is using a Cyclone IV FPGA. According to the data sheet, the FPGA has the timing characteristics shown in Table eA.1.

Alyssa would like her FSM to run at 100 MHz . What is the maximum number of LEs on the critical path? What is the fastest speed at which her FSM could possibly run?
Solution: At 100 MHz , the cycle time, $T_{c}$, is 10 ns . Alyssa uses Equation 3.14 to figure out the minimum combinational propagation delay, $t_{p d}$, at this cycle time:

$$
\begin{equation*}
t_{p d} \leq 10 \mathrm{~ns}-(0.199 \mathrm{~ns}+0.076 \mathrm{~ns})=9.725 \mathrm{~ns} \tag{A.1}
\end{equation*}
$$

With a combined LE and wire delay of $381 \mathrm{ps}+246 \mathrm{ps}=627 \mathrm{ps}$, Alyssa's FSM can use at most 15 consecutive LEs $(9.725 / 0.627)$ to implement the next-state logic.

The fastest speed at which an FSM will run on this Cyclone IV FPGA is when it is using a single LE for the next state logic. The minimum cycle time is

$$
\begin{equation*}
T_{c} \geq 381 \mathrm{ps}+199 \mathrm{ps}+76 \mathrm{ps}=656 \mathrm{ps} \tag{A.2}
\end{equation*}
$$

Therefore, the maximum frequency is 1.5 GHz .

Table eA. 1 Cyclone IV timing

| Name | Value (ps) |
| :---: | :---: |
| $t_{p c q}$ | 199 |
| $t_{\text {setup }}$ | 76 |
| $t_{\text {hold }}$ | 0 |
| $t_{p d}$ (per LE) | 381 |
| $t_{\text {wire }}($ between LEs $)$ | 246 |
| $t_{\text {skew }}$ | 0 |

Altera advertises the Cyclone IV FPGA with 14,400 LEs for $\$ 25$ in 2015. In large quantities, medium-sized FPGAs typically cost several dollars. The largest FPGAs cost hundreds or even thousands of dollars.

The cost has declined at approximately $30 \%$ per year, so FPGAs are becoming extremely popular.

## A. 4 APPLICATION-SPECIFIC INTEGRATED CIRCUITS

Application-specific integrated circuits (ASICs) are chips designed for a particular purpose. Graphics accelerators, network interface chips, and cell phone chips are common examples of ASICs. The ASIC designer places transistors to form logic gates and wires the gates together. Because the ASIC is hardwired for a specific function, it is typically several times faster than an FPGA and occupies an order of magnitude less chip area (and hence cost) than an FPGA with the same function. However, the masks specifying where transistors and wires are located on the chip cost hundreds of thousands of dollars to produce. The fabrication process usually requires 6 to 12 weeks to manufacture, package, and test the ASICs. If errors are discovered after the ASIC is manufactured, the designer must correct the problem, generate new masks, and wait for another batch of chips to be fabricated. Hence, ASICs are suitable only for products that will be produced in large quantities and whose function is well defined in advance.

Figure eA. 6 shows the ASIC design process, which is similar to the FPGA design process of Figure eA.5. Logic verification is especially important because correction of errors after the masks are produced is expensive. Synthesis produces a netlist consisting of logic gates and connections between the gates; the gates in this netlist are placed, and the wires are routed between gates. When the design is satisfactory, masks are generated and used to fabricate the ASIC. A single speck of dust can ruin an ASIC, so the chips must be tested after fabrication. The fraction of manufactured chips that work is called the yield; it is typically 50 to $90 \%$, depending on the size of the chip and the maturity of the manufacturing process. Finally, the working chips are placed in packages, as will be discussed in Section A. 7.

## A. 5 DATA SHEETS

Integrated circuit manufacturers publish data sheets that describe the functions and performance of their chips. It is essential to read and understand the data sheets. One of the leading sources of errors in digital systems comes from misunderstanding the operation of a chip.

Data sheets are usually available from the manufacturer's Web site. If you cannot locate the data sheet for a part and do not have clear documentation from another source, don't use the part. Some of the entries in the data sheet may be cryptic. Often the manufacturer publishes data books containing data sheets for many related parts. The beginning of


Figure eA. 6 ASIC design flow
the data book has additional explanatory information. This information can usually be found on the Web with a careful search.

This section dissects the Texas Instruments (TI) data sheet for a 74 HC 04 inverter chip. The data sheet is relatively simple but illustrates many of the major elements. TI still manufacturers a wide variety of 74 xx -series chips. In the past, many other companies built these chips too, but the market is consolidating as the sales decline.

Figure eA. 7 shows the first page of the data sheet. Some of the key sections are highlighted in blue. The title is SN54HC04, SN74HC04 HEX INVERTERS. HEX INVERTERS means that the chip contains six inverters. SN indicates that TI is the manufacturer. Other manufacture codes include MC for Motorola and DM for National Semiconductor. You can generally ignore these codes, because all of the manufacturers build compatible 74 xx -series logic. HC is the logic family (high speed CMOS). The logic family determines the speed and power consumption of the chip, but not the function. For example, the 7404, 74HC04, and 74LS04 chips all contain six inverters, but they differ in performance and cost. Other logic families are discussed in Section A.6. The 74xx chips operate across the commercial or industrial temperature range $\left(0\right.$ to $70^{\circ} \mathrm{C}$ or -40 to $85^{\circ} \mathrm{C}$, respectively), whereas the 54 xx chips operate across the military temperature range ( -55 to $125^{\circ} \mathrm{C}$ ) and sell for a higher price but are otherwise compatible.

The 7404 is available in many different packages, and it is important to order the one you intended when you make a purchase. The packages are distinguished by a suffix on the part number. N indicates a plastic dual inline package (PDIP), which fits in a breadboard or can be soldered in through-holes in a printed circuit board. Other packages are discussed in Section A. 7 .

The function table shows that each gate inverts its input. If $A$ is HIGH (H), Y is LOW (L) and vice versa. The table is trivial in this case but is more interesting for more complex chips.

Figure eA. 8 shows the second page of the data sheet. The logic diagram indicates that the chip contains inverters. The absolute maximum section indicates conditions beyond which the chip could be destroyed. In particular, the power supply voltage ( $V_{C C}$, also called $V_{D D}$ in this book) should not exceed 7 V . The continuous output current should not exceed 25 mA . The thermal resistance or impedance, $\theta_{J A}$, is used to calculate the temperature rise caused by the chip's dissipating power. If the ambient temperature in the vicinity of the chip is $T_{A}$ and the chip dissipates $P_{\text {chip }}$, then the temperature on the chip itself at its junction with the package is

$$
\begin{equation*}
T_{J}=T_{A}+P_{\text {chip }} \theta_{J A} \tag{A.3}
\end{equation*}
$$

For example, if a 7404 chip in a plastic DIP package is operating in a hot box at $50^{\circ} \mathrm{C}$ and consumes 20 mW , the junction temperature will climb

SCLSO78D - DECEMBER 1982 - REVISED JULY 2003

- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up To 10 LSTTL Loads
- Low Power Consumption, 20- $\mu \mathrm{A}$ Max $\mathrm{I}_{\mathrm{cc}}$

SN54HC04...J OR W PACKAGE

SN74HC04... D, N, NS, OR PW PACKAGE
(TOPVIEW)


- Typical tpd = 8 ns
- $\pm 4-m A$ Output Drive at 5 V
- Low Input Current of $1 \mu \mathrm{~A}$ Max

SN54HC04... FK PACKAGE (TOPVIEW)



NC - No internal connection

## description/ordering information

The 'HC04 devices contain six independent inverters. They perform the Boolean function $Y=\bar{A}$ in positive logic.

ORDERING INFORMATION

| $\mathrm{T}_{\mathrm{A}}$ | PACKAGE ${ }^{\dagger}$ |  | ORDERABLE PARTNUMBER | TOP-SIDE MARKING |
| :---: | :---: | :---: | :---: | :---: |
| $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | PDIP - N | Tube of 25 | SN74HC04N | SN74HC04N |
|  | SOIC - D | Tube of 50 | SN74HC04D | HCO4 |
|  |  | Reel of 2500 | SN74HC04DR |  |
|  |  | Reel of 250 | SN74HC04DT |  |
|  | SOP - NS | Reel of 2000 | SN74HC04NSR | HC04 |
|  | TSSOP - PW | Tube of 90 | SN74HC04PW | HCO4 |
|  |  | Reel of 2000 | SN74HC04PWR |  |
|  |  | Reel of 250 | SN74HC04PWT |  |
| $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ | CDIP - J | Tube of 25 | SNJ54HC04J | SNJ54HC04J |
|  | CFP - W | Tube of 150 | SNJ54HC04W | SNJ54HC04W |
|  | LCCC - FK | Tube of 55 | SNJ54HC04FK | SNJ54HC04FK |

FUNCTION TABLE

(each inverter) $|$\begin{tabular}{|c|c|}

\hline | INPUT |
| :---: |
| A | \& | OUTPUT |
| :---: |
| Y | <br>

\hline H \& L <br>
L \& H <br>
\hline
\end{tabular}

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers there to appears at the end of this data sheet.


Copyright (c)2003, Texas Instruments Incorporated

Figure eA. 77404 data sheet page 1

## SN54HC04, SN74HC04 HEX INVERTERS

SCLS078D - DECEMBER 1982 - REVISED JULY 2003
logic diagram (positive logic)

absolute maximum ratings over operating free-air temperature range (unless otherwise noted) $\dagger$

| Supply voltage range, $\mathrm{V}_{\mathrm{CC}}$ | -0.5 V to 7 V |
| :---: | :---: |
| Input clamp current, $\mathrm{I}_{\mathrm{K}}\left(\mathrm{V}_{1}<0\right.$ or $\left.\mathrm{V}_{1}>\mathrm{V}_{\mathrm{CC}}\right)$ (see Note 1 ) | $\pm 20 \mathrm{~mA}$ |
| Output clamp current, $\mathrm{I}_{\mathrm{OK}}\left(\mathrm{V}_{\mathrm{O}}<0\right.$ or $\left.\mathrm{V}_{\mathrm{O}}>\mathrm{V}_{\mathrm{CC}}\right)$ (see Note 1) | $\pm 20 \mathrm{~mA}$ |
| Continuous output current, $\mathrm{I}_{\mathrm{O}}\left(\mathrm{V}_{\mathrm{O}}=0\right.$ to $\left.\mathrm{V}_{\mathrm{CC}}\right)$ | $\pm 25 \mathrm{~mA}$ |
| Continuous current through $\mathrm{V}_{C C}$ or GND | $\pm 50 \mathrm{~mA}$ |
| Package thermal impedance, $\theta_{\text {JA }}$ (see Note 2): D package | $86^{\circ} \mathrm{C} / \mathrm{W}$ |
| N package | $80^{\circ} \mathrm{C} / \mathrm{W}$ |
| NS package | $76^{\circ} \mathrm{C} / \mathrm{W}$ |
| PW package | $131^{\circ} \mathrm{C} / \mathrm{W}$ |
| Storage temperature range, $\mathrm{T}_{\text {stg }}$ | $5^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$ |

$\dagger$ Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51-7.
recommended operating conditions (see Note 3)


NOTE 3: All unused inputs of the device must be held at $\mathrm{V}_{\mathrm{CC}}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

## TEXAS

INSTRUMENTS
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
Figure eA. 87404 data sheet page 2
to $50^{\circ} \mathrm{C}+0.02 \mathrm{~W} \times 80^{\circ} \mathrm{C} / \mathrm{W}=51.6^{\circ} \mathrm{C}$. Internal power dissipation is seldom important for 74 xx -series chips, but it becomes important for modern chips that dissipate tens of watts or more.

The recommended operating conditions define the environment in which the chip should be used. Within these conditions, the chip should meet specifications. These conditions are more stringent than the absolute maximums. For example, the power supply voltage should be between 2 and 6 V . The input logic levels for the HC logic family depend on $V_{D D}$. Use the 4.5 V entries when $V_{D D}=5 \mathrm{~V}$, to allow for a $10 \%$ droop in the power supply caused by noise in the system.

Figure eA. 9 shows the third page of the data sheet. The electrical characteristics describe how the device performs when used within the recommended operating conditions if the inputs are held constant. For example, if $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ (and droops to 4.5 V ) and the output current $I_{O H} / I_{\mathrm{OL}}$ does not exceed $20 \mu A, V_{O H}=4.4 \mathrm{~V}$ and $V_{O L}=0.1 \mathrm{~V}$ in the worst case. If the output current increases, the output voltages become less ideal, because the transistors on the chip struggle to provide the current. The HC logic family uses CMOS transistors that draw very little current. The current into each input is guaranteed to be less than 1000 nA and is typically only 0.1 nA at room temperature. The quiescent power supply current ( $I_{D D}$ ) drawn while the chip is idle is less than $20 \mu \mathrm{~A}$. Each input has less than 10 pF of capacitance.

The switching characteristics define how the device performs when used within the recommended operating conditions if the inputs change. The propagation delay, $t_{p d}$, is measured from when the input passes through $0.5 V_{C C}$ to when the output passes through $0.5 V_{C C}$. If $V_{C C}$ is nominally 5 V and the chip drives a capacitance of less than 50 pF , the propagation delay will not exceed 24 ns (and typically will be much faster). Recall that each input may present 10 pF , so the chip cannot drive more than five identical chips at full speed. Indeed, stray capacitance from the wires connecting chips cuts further into the useful load. The transition time, also called the rise/fall time, is measured as the output transitions between $0.1 V_{C C}$ and $0.9 V_{C C}$.

Recall from Section 1.8 that chips consume both static and dynamic power. Static power is low for HC circuits. At $85^{\circ} \mathrm{C}$, the maximum quiescent supply current is $20 \mu A$. At 5 V , this gives a static power consumption of 0.1 mW . The dynamic power depends on the capacitance being driven and the switching frequency. The 7404 has an internal power dissipation capacitance of 20 pF per inverter. If all six inverters on the 7404 switch at 10 MHz and drive external loads of 25 pF , then the dynamic power given by Equation 1.4 is $\frac{1}{2}(6)(20 \mathrm{pF}+$ $25 \mathrm{pF})\left(5^{2}\right)(10 \mathrm{MHz})=33.75 \mathrm{~mW}$ and the maximum total power is 33.85 mW .

## SN54HC04, SN74HC04 HEX INVERTERS

SCLS078D - DECEMBER 1982 - REVISED JULY 2003
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER | TEST CONDITIONS |  | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | SN54HC04 |  | SN74HC04 |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX | MIN | MAX | MIN | MAX |  |
| $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\text {IL }}$ | $\mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A}$ |  | 2 V |  | 1.998 |  | 1.9 |  | 1.9 |  | V |
|  |  |  | 4.5 V |  | 4.499 |  | 4.4 |  | 4.4 |  |  |  |
|  |  |  | 6 V | 5.9 | 5.999 |  | 5.9 |  | 5.9 |  |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 4.5 V | 3.98 | 4.3 |  | 3.7 |  | 3.84 |  |  |  |
|  |  | $\mathrm{I}_{\mathrm{OH}}=-5.2 \mathrm{~mA}$ | 6 V | 5.48 | 5.8 |  | 5.2 |  | 5.34 |  |  |  |
| $\mathrm{V}_{\text {OL }}$ | $\mathrm{V}_{\mathrm{I}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ | $\mathrm{I}_{\mathrm{OL}}=20 \mu \mathrm{~A}$ | 2 V |  | 0.002 | 0.1 |  | 0.1 |  | 0.1 | V |  |
|  |  |  | 4.5 V |  | 0.001 | 0.1 |  | 0.1 |  | 0.1 |  |  |
|  |  |  | 6 V |  | 0.001 | 0.1 |  | 0.1 |  | 0.1 |  |  |
|  |  | $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ | 4.5 V |  | 0.17 | 0.26 |  | 0.4 |  | 0.33 |  |  |
|  |  | $\mathrm{T}_{\mathrm{OL}}=5.2 \mathrm{~mA}$ | 6 V |  | 0.15 | 0.26 |  | 0.4 |  | 0.33 |  |  |
| $I_{1}$ | $V_{1}=V_{c C}$ or 0 |  | 6 V |  | $\pm 0.1$ | $\pm 100$ |  | $\pm 1000$ |  | $\pm 1000$ | nA |  |
| $\mathrm{I}_{\mathrm{cc}}$ | $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ or $0, \mathrm{I}_{\mathrm{O}}=0$ |  | 6 V |  |  | 2 |  | 40 |  | 20 | $\mu \mathrm{A}$ |  |
| C |  |  | 2 V to 6 V |  | 3 | 10 |  | 10 |  | 10 | pF |  |

switching characteristics over recommended operating free-air temperature range, CL $=50 \mathrm{pF}$ (unless otherwise noted) (see Figure 1)

| PARAMETER | $\begin{aligned} & \text { FROM } \\ & \text { (INPUT) } \end{aligned}$ | $\begin{gathered} \text { TO } \\ \text { (OUTPUT) } \\ \hline \end{gathered}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | SN54HC04 | SN74HC04 | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | MIN TYP | MAX | MIN MAX | MIN MAX |  |
| $\mathrm{t}_{\mathrm{pd}}$ | A | Y | 2 V | 45 | 95 | 145 | 120 | ns |
|  |  |  | 4.5 V | 9 | 19 | 29 | 24 |  |
|  |  |  | 6 V | 8 | 16 | 25 | 20 |  |
| $t_{\text {t }}$ |  | Y | 2 V | 38 | 75 | 110 | 95 | ns |
|  |  |  | 4.5 V | 8 | 15 | 22 | 19 |  |
|  |  |  | 6 V | 6 | 13 | 19 | 16 |  |

operating characteristics, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| PARAMETER | TEST CONDITIONS | TYP | UNIT |  |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\mathrm{pd}}$ | Power dissipation capacitance per inverter | No load | 20 | pF |

Figure eA. 97404 data sheet page 3

## A. 6 LOGIC FAMILIES

The 74 xx -series logic chips have been manufactured using many different technologies, called logic families, that offer different speed, power, and logic level trade-offs. Other chips are usually designed to be compatible with some of these logic families. The original chips, such as the 7404, were built using bipolar transistors in a technology called Transistor-Transistor Logic (TTL). Newer technologies add one or more letters after the 74 to indicate the logic family, such as 74LS04, 74HC04, or 74AHCT04. Table eA. 2 summarizes the most common $5-\mathrm{V}$ logic families.

Advances in bipolar circuits and process technology led to the Schottky (S) and Low-Power Schottky (LS) families. Both are faster than TTL. Schottky draws more power, whereas Low-Power Schottky draws less. Advanced Schottky (AS) and Advanced Low-Power Schottky (ALS) have improved speed and power compared to $S$ and LS. Fast $(F)$ logic is faster and draws less power than AS. All of these families provide more current for LOW outputs than for HIGH outputs and hence have

Table eA. 2 Typical specifications for 5-V logic families

| Characteristic | Bipolar / TTL |  |  |  |  |  | CMOS |  | CMOS / TTL Compatible |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | TTL | S | LS | AS | ALS | F | HC | AHC | HCT | AHCT |
| $t_{p d}(\mathrm{~ns})$ | 22 | 9 | 12 | 7.5 | 10 | 6 | 21 | 7.5 | 30 | 7.7 |
| $V_{I H}(\mathrm{~V})$ | 2 | 2 | 2 | 2 | 2 | 2 | 3.15 | 3.15 | 2 | 2 |
| $V_{\text {IL }}(\mathrm{V})$ | 0.8 | 0.8 | 0.8 | 0.8 | 0.8 | 0.8 | 1.35 | 1.35 | 0.8 | 0.8 |
| $V_{\text {OH }}(\mathrm{V})$ | 2.4 | 2.7 | 2.7 | 2.5 | 2.5 | 2.5 | 3.84 | 3.8 | 3.84 | 3.8 |
| $V_{\text {OL }}(\mathrm{V})$ | 0.4 | 0.5 | 0.5 | 0.5 | 0.5 | 0.5 | 0.33 | 0.44 | 0.33 | 0.44 |
| $\mathrm{I}_{\mathrm{OH}}(\mathrm{mA})$ | 0.4 | 1 | 0.4 | 2 | 0.4 | 1 | 4 | 8 | 4 | 8 |
| $I_{O L}(\mathrm{~mA})$ | 16 | 20 | 8 | 20 | 8 | 20 | 4 | 8 | 4 | 8 |
| $I_{I L}(\mathrm{~mA})$ | 1.6 | 2 | 0.4 | 0.5 | 0.1 | 0.6 | 0.001 | 0.001 | 0.001 | 0.001 |
| $I_{I H}(\mathrm{~mA})$ | 0.04 | 0.05 | 0.02 | 0.02 | 0.02 | 0.02 | 0.001 | 0.001 | 0.001 | 0.001 |
| $I_{D D}(\mathrm{~mA})$ | 33 | 54 | 6.6 | 26 | 4.2 | 15 | 0.02 | 0.02 | 0.02 | 0.02 |
| $C_{P d}(\mathrm{pF})$ | n/a |  |  |  |  |  | 20 | 12 | 20 | 14 |
| cost* (US \$) | obsolete | 0.63 | 0.25 | 0.53 | 0.32 | 0.22 | 0.12 | 0.12 | 0.12 | 0.12 |

[^0]asymmetric logic levels. They conform to the "TTL" logic levels: $V_{I H}=2 \mathrm{~V}$, $V_{I L}=0.8 \mathrm{~V}, V_{O H}>2.4 \mathrm{~V}$, and $V_{O L}<0.5 \mathrm{~V}$.

As CMOS circuits matured in the 1980s and 1990s, they became popular because they draw very little power supply or input current. The High Speed CMOS (HC) and Advanced High Speed CMOS (AHC) families draw almost no static power. They also deliver the same current for HIGH and LOW outputs. They conform to the "CMOS" logic levels: $V_{I H}=3.15 \mathrm{~V}, V_{I L}=1.35 \mathrm{~V}, V_{O H}>3.8 \mathrm{~V}$, and $V_{O L}<0.44 \mathrm{~V}$. Unfortunately, these levels are incompatible with TTL circuits, because a TTL HIGH output of 2.4 V may not be recognized as a legal CMOS HIGH input. This motivates the use of High Speed TTL-compatible CMOS (HCT) and Advanced High Speed TTL-compatible CMOS (AHCT), which accept TTL input logic levels and generate valid CMOS output logic levels. These families are slightly slower than their pure CMOS counterparts. All CMOS chips are sensitive to electrostatic discharge (ESD) caused by static electricity. Ground yourself by touching a large metal object before handling CMOS chips, lest you zap them.

The $74 x x$-series logic is inexpensive. The newer logic families are often cheaper than the obsolete ones. The LS family is widely available and robust and is a popular choice for laboratory or hobby projects that have no special performance requirements.

The $5-\mathrm{V}$ standard collapsed in the mid-1990s, when transistors became too small to withstand the voltage. Moreover, lower voltage offers lower power consumption. Now 3.3, 2.5, 1.8, 1.2, and even lower voltages are commonly used. The plethora of voltages raises challenges in communicating between chips with different power supplies. Table eA. 3 lists some of the low-voltage logic families. Not all 74 xx parts are available in all of these logic families.

All of the low-voltage logic families use CMOS transistors, the workhorse of modern integrated circuits. They operate over a wide range of $V_{D D}$, but the speed degrades at lower voltage. Low-Voltage CMOS (LVC) logic and Advanced Low-Voltage CMOS (ALVC) logic are commonly used at $3.3,2.5$, or 1.8 V . LVC withstands inputs up to 5.5 V , so it can receive inputs from $5-\mathrm{V}$ CMOS or TTL circuits. Advanced Ultra-Low-Voltage CMOS (AUC) is commonly used at $2.5,1.8$, or 1.2 V and is exceptionally fast. Both ALVC and AUC withstand inputs up to 3.6 V , so they can receive inputs from $3.3-\mathrm{V}$ circuits.

FPGAs often offer separate voltage supplies for the internal logic, called the core, and for the input/output (I/O) pins. As FPGAs have advanced, the core voltage has dropped from 5 to $3.3,2.5,1.8$, and 1.2 V to save power and avoid damaging the very small transistors. FPGAs have configurable I/Os that can operate at many different voltages, so as to be compatible with the rest of the system.

Table eA. 3 Typical specifications for low-voltage logic families

|  | LVC |  |  | ALVC |  |  | AUC |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{d d}(\mathrm{~V})$ | 3.3 | 2.5 | 1.8 | 3.3 | 2.5 | 1.8 | 2.5 | 1.8 | 1.2 |
| $t_{p d}(\mathrm{~ns})$ | 4.1 | 6.9 | 9.8 | 2.8 | 3 | $? *$ | 1.8 | 2.3 | 3.4 |
| $V_{I H}(\mathrm{~V})$ | 2 | 1.7 | 1.17 | 2 | 1.7 | 1.17 | 1.7 | 1.17 | 0.78 |
| $V_{I L}(\mathrm{~V})$ | 0.8 | 0.7 | 0.63 | 0.8 | 0.7 | 0.63 | 0.7 | 0.63 | 0.42 |
| $V_{O H}(\mathrm{~V})$ | 2.2 | 1.7 | 1.2 | 2 | 1.7 | 1.2 | 1.8 | 1.2 | 0.8 |
| $V_{O L}(\mathrm{~V})$ | 0.55 | 0.7 | 0.45 | 0.55 | 0.7 | 0.45 | 0.6 | 0.45 | 0.3 |
| $I_{O}(\mathrm{~mA})$ | 24 | 8 | 4 | 24 | 12 | 12 | 9 | 8 | 3 |
| $I_{I}(\mathrm{~mA})$ |  | 0.02 |  |  | 0.005 |  |  | 0.005 |  |
| $I_{D D}(\mathrm{~mA})$ |  | 0.01 |  |  | 0.01 |  |  | 0.01 |  |
| $C_{p d}(\mathrm{pF})$ | 10 | 9.8 | 7 | 27.5 | 23 | $? *$ | 17 | 14 | 14 |
| $\operatorname{cost}(\mathrm{US} \$)$ |  | 0.17 |  |  | 0.20 |  | not available |  |  |

*Delay and capacitance not available at the time of writing.

## A. 7 PACKAGING AND ASSEMBLY

Integrated circuits are typically placed in packages made of plastic or ceramic. The packages serve a number of functions, including connecting the tiny metal I/O pads of the chip to larger pins in the package for ease of connection, protecting the chip from physical damage, and spreading the heat generated by the chip over a larger area to help with cooling. The packages are placed on a breadboard or printed circuit board and wired together to assemble the system.

## Packages

Figure eA. 10 shows a variety of integrated circuit packages. Packages can be generally categorized as through-hole or surface mount (SMT). Through-hole packages, as their name implies, have pins that can be inserted through holes in a printed circuit board or into a socket. Dual inline packages (DIPs) have two rows of pins with 0.1-inch spacing between pins. Pin grid arrays (PGAs) support more pins in a smaller package by placing the pins under the package. SMT packages are soldered directly to the surface of a printed circuit board without using holes. Pins on SMT parts are called leads. The thin small outline package (TSOP) has two rows of closely spaced leads (typically 0.02 -inch spacing). Plastic leaded chip carriers (PLCCs) have J-shaped leads on all four

Figure eA. 10 Integrated circuit packages

sides, with 0.05 -inch spacing. They can be soldered directly to a board or placed in special sockets. Quad flat packs (QFPs) accommodate a large number of pins using closely spaced legs on all four sides. Ball grid arrays (BGAs) eliminate the legs altogether. Instead, they have hundreds of tiny solder balls on the underside of the package. They are carefully placed over matching pads on a printed circuit board, then heated so that the solder melts and joins the package to the underlying board.

## Breadboards

DIPs are easy to use for prototyping, because they can be placed in a breadboard. A breadboard is a plastic board containing rows of sockets, as shown in Figure eA.11. All five holes in a row are connected together. Each pin of the package is placed in a hole in a separate row. Wires can be placed in adjacent holes in the same row to make connections to the pin. Breadboards often provide separate columns of connected holes running the height of the board to distribute power and ground.

Figure eA. 11 shows a breadboard containing a majority gate built with a 74LS08 AND chip and a 74LS32 OR chip. The schematic of the circuit is shown in Figure eA.12. Each gate in the schematic is labeled with the chip ( 08 or 32 ) and the pin numbers of the inputs and outputs (see Figure eA.1). Observe that the same connections are made on the breadboard. The inputs are connected to pins 1,2 , and 5 of the 08 chip, and the output is measured at pin 6 of the 32 chip. Power and ground are connected to pins 14 and 7 , respectively, of each chip, from the vertical power and ground columns that are attached to the banana plug receptacles, Vb and Va . Labeling the schematic in this way and checking off connections as they are made is a good way to reduce the number of mistakes made during breadboarding.

Unfortunately, it is easy to accidentally plug a wire in the wrong hole or have a wire fall out, so breadboarding requires a great deal of care (and usually some debugging in the laboratory). Breadboards are suited only to prototyping, not production.


## Printed Circuit Boards

Instead of breadboarding, chip packages may be soldered to a printed circuit board ( $P C B$ ). The PCB is formed of alternating layers of conducting copper and insulating epoxy. The copper is etched to form wires called traces. Holes called vias are drilled through the board and plated with metal to connect between layers. PCBs are usually designed with compu-ter-aided design (CAD) tools. You can etch and drill your own simple boards in the laboratory, or you can send the board design to a specialized factory for inexpensive mass production. Factories have turnaround times of days (or weeks, for cheap mass production runs) and typically charge a few hundred dollars in setup fees and a few dollars per board for moderately complex boards built in large quantities.

Figure eA. 11 Majority circuit on breadboard

Figure eA. 12 Majority gate schematic with chips and pins identified

Figure eA. 13 Printed circuit board cross-section


PCB traces are normally made of copper because of its low resistance. The traces are embedded in an insulating material, usually a green, fireresistant plastic called FR4. A PCB also typically has copper power and ground layers, called planes, between signal layers. Figure eA. 13 shows a cross-section of a PCB. The signal layers are on the top and bottom, and the power and ground planes are embedded in the center of the board. The power and ground planes have low resistance, so they distribute stable power to components on the board. They also make the capacitance and inductance of the traces uniform and predictable.

Figure eA. 14 shows a PCB for a 1970s vintage Apple II+ computer. At the top is a 6502 microprocessor. Beneath are six $16-\mathrm{Kb}$ ROM chips forming 12 KB of ROM containing the operating system. Three rows of eight $16-\mathrm{Kb}$ DRAM chips provide 48 KB of RAM. On the right are several rows of 74 xx -series logic for memory address decoding and other functions. The lines between chips are traces that wire the chips together. The dots at the ends of some of the traces are vias filled with metal.

## Putting It All Together

Most modern chips with large numbers of inputs and outputs use SMT packages, especially QFPs and BGAs. These packages require a printed circuit board rather than a breadboard. Working with BGAs is especially challenging because they require specialized assembly equipment. Moreover, the balls cannot be probed with a voltmeter or oscilloscope during debugging in the laboratory, because they are hidden under the package.

In summary, the designer needs to consider packaging early on to determine whether a breadboard can be used during prototyping and whether BGA parts will be required. Professional engineers rarely use breadboards when they are confident of connecting chips together correctly without experimentation.

## A. 8 TRANSMISSION LINES

We have assumed so far that wires are equipotential connections that have a single voltage along their entire length. Signals actually propagate along wires at the speed of light in the form of electromagnetic waves. If the wires are short enough or the signals change slowly, the equipotential


Figure eA. 14 Apple II+ circuit board
assumption is good enough. When the wire is long or the signal is very fast, the transmission time along the wire becomes important to accurately determine the circuit delay. We must model such wires as transmission lines, in which a wave of voltage and current propagates at the speed of light. When the wave reaches the end of the line, it may reflect back along the line. The reflection may cause noise and odd behaviors unless steps are taken to limit it. Hence, the digital designer must consider transmission line behavior to accurately account for the delay and noise effects in long wires.

Electromagnetic waves travel at the speed of light in a given medium, which is fast but not instantaneous. The speed of light, $v$, depends on the permittivity, $\varepsilon$, and permeability, $\mu$, of the medium ${ }^{1}: \nu=\frac{1}{\sqrt{\mu \varepsilon}}=\frac{1}{\sqrt{L C}}$.

[^1]The speed of light in free space is $v=c=3 \times 10^{8} \mathrm{~m} / \mathrm{s}$. Signals in a PCB travel at about half this speed, because the FR4 insulator has four times the permittivity of air. Thus, PCB signals travel at about $1.5 \times 10^{8} \mathrm{~m} / \mathrm{s}$, or $15 \mathrm{~cm} / \mathrm{ns}$. The time delay for a signal to travel along a transmission line of length $l$ is

$$
\begin{equation*}
t_{d}=\frac{l}{v} \tag{A.4}
\end{equation*}
$$

The characteristic impedance of a transmission line, $\mathrm{Z}_{0}$ (pronounced "Z-naught"), is the ratio of voltage to current in a wave traveling along the line: $\mathrm{Z}_{0}=V / I$. It is not the resistance of the wire (a good transmission line in a digital system typically has negligible resistance). $\mathrm{Z}_{0}$ depends on the inductance and capacitance of the line (see the derivation in Section A.8.7) and typically has a value of 50 to $75 \Omega$.

$$
\begin{equation*}
Z_{0}=\sqrt{\frac{L}{C}} \tag{A.5}
\end{equation*}
$$

Figure eA. 15 shows the symbol for a transmission line. The symbol resembles a coaxial cable with an inner signal conductor and an outer grounded conductor like that used in television cable wiring.

The key to understanding the behavior of transmission lines is to visualize the wave of voltage propagating along the line at the speed of light. When the wave reaches the end of the line, it may be absorbed or reflected, depending on the termination or load at the end. Reflections travel back along the line, adding to the voltage already on the line. Terminations are classified as matched, open, short, or mismatched. The following sections explore how a wave propagates along the line and what happens to the wave when it reaches the termination.

## A.8.1 Matched Termination

Figure eA. 16 shows a transmission line of length $l$ with a matched termination, which means that the load impedance, $Z_{L}$, is equal to the characteristic impedance, $Z_{0}$. The transmission line has a characteristic impedance of $50 \Omega$. One end of the line is connected to a voltage source

Figure eA. 15 Transmission line symbol


through a switch that closes at time $t=0$. The other end is connected to the $50 \Omega$ matched load. This section analyzes the voltages and currents at points $A, B$, and $C$-at the beginning of the line, one-third of the length along the line, and at the end of the line, respectively.

Figure eA. 17 shows the voltages at points $A, B$, and C over time. Initially, there is no voltage or current flowing in the transmission line, because the switch is open. At time $t=0$, the switch closes, and the voltage source launches a wave with voltage $V=V_{S}$ along the line. This is called the incident wave. Because the characteristic impedance is $Z_{0}$, the wave has current $I=V_{S} / Z_{0}$. The voltage reaches the beginning of the line (point $A$ ) immediately, as shown in Figure eA.17(a). The wave propagates along the line at the speed of light. At time $t_{d} / 3$, the wave reaches point $B$. The voltage at this point abruptly rises from 0 to $V_{S}$, as shown in Figure eA.17(b). At time $t_{d}$, the incident wave reaches point $C$ at the end of the line, and the voltage rises there too. All of the current, $I$, flows into the resistor, $Z_{L}$, producing a voltage across the resistor of $Z_{L} I=Z_{L}\left(V_{S} / Z_{0}\right)=V_{S}$ because $Z_{L}=Z_{0}$. This voltage is consistent with the wave flowing along the transmission line. Thus, the wave is absorbed by the load impedance, and the transmission line reaches its steady state.

In steady state, the transmission line behaves like an ideal equipotential wire because it is, after all, just a wire. The voltage at all points along the line must be identical. Figure eA. 18 shows the steady-state equivalent model of the circuit in Figure eA.16. The voltage is $V_{S}$ everywhere along the wire.

## Example eA. 2 TRANSMISSION LINE WITH MATCHED SOURCE AND LOAD TERMINATIONS

Figure eA. 19 shows a transmission line with matched source and load impedances $Z_{S}$ and $Z_{L}$. Plot the voltage at nodes $A, B$, and $C$ versus time. When does the system reach steady-state, and what is the equivalent circuit at steady-state?

Solution: When the voltage source has a source impedance $Z_{S}$ in series with the transmission line, part of the voltage drops across $Z_{S}$, and the remainder propagates down the transmission line. At first, the transmission line behaves as an impedance

Figure eA. 16 Transmission line with matched termination

(a)

(b)

(c)

Figure eA. 17 Voltage waveforms for Figure eA. 16 at points $\boldsymbol{A}, \boldsymbol{B}$, and $C$


Figure eA. 18 Equivalent circuit of Figure eA. 16 at steady state

Figure eA. 19 Transmission line with matched source and load impedances

(a)

(b)

(c)

Figure eA. 20 Voltage waveforms for Figure eA. 19 at points $A, B$, and $C$


Figure eA. 21 Equivalent circuit of Figure eA. 19 at steady state

$Z_{0}$, because the load at the end of the line cannot possibly influence the behavior of the line until a speed of light delay has elapsed. Hence, by the voltage divider equation, the incident voltage flowing down the line is

$$
\begin{equation*}
V=V_{S}\left(\frac{Z_{0}}{Z_{0}+Z_{S}}\right)=\frac{V_{S}}{2} \tag{A.6}
\end{equation*}
$$

Thus, at $t=0$, a wave of voltage, $V=\frac{V_{S}}{2}$, is sent down the line from point $A$. Again, the signal reaches point $B$ at time $t_{d} / 3$ and point C at $t_{d}$, as shown in Figure eA.20. All of the current is absorbed by the load impedance $Z_{L}$, so the circuit enters steadystate at $t=t_{d}$. In steady-state, the entire line is at $V_{S} / 2$, just as the steady-state equivalent circuit in Figure eA. 21 would predict.

## A.8.2 Open Termination

When the load impedance is not equal to $Z_{0}$, the termination cannot absorb all of the current, and some of the wave must be reflected. Figure eA. 22 shows a transmission line with an open load termination. No current can flow through an open termination, so the current at point C must always be 0 .

The voltage on the line is initially zero. At $t=0$, the switch closes and a wave of voltage, $V=V_{S} \frac{Z_{0}}{Z_{0}+Z_{S}}=\frac{V_{S}}{2}$, begins propagating down the line. Notice that this initial wave is the same as that of Example eA. 2 and is independent of the termination, because the load at the end of the line cannot influence the behavior at the beginning until at least $2 t_{d}$ has elapsed. This wave reaches point $B$ at $t_{d} / 3$ and point $C$ at $t_{d}$ as shown in Figure eA. 23.

When the incident wave reaches point $C$, it cannot continue forward because the wire is open. It must instead reflect back toward the source. The reflected wave also has voltage $V=\frac{V_{S}}{2}$, because the open termination reflects the entire wave.

The voltage at any point is the sum of the incident and reflected waves. At time $t=t_{d}$, the voltage at point $C$ is $V=\frac{V_{S}}{2}+\frac{V_{S}}{2}=V_{S}$. The reflected wave reaches point $B$ at $5 t_{d} / 3$ and point $A$ at $2 t_{d}$. When it reaches point $A$,

the wave is absorbed by the source termination impedance that matches the characteristic impedance of the line. Thus, the system reaches steady state at time $t=2 t_{d}$, and the transmission line becomes equivalent to an equipotential wire with voltage $V_{S}$ and current $I=0$.

## A.8.3 Short Termination

Figure eA. 24 shows a transmission line terminated with a short circuit to ground. Thus, the voltage at point C must always be 0 .

As in the previous examples, the voltages on the line are initially 0 . When the switch closes, a wave of voltage, $V=\frac{V_{S}}{2}$, begins propagating down the line (Figure eA.25). When it reaches the end of the line, it must reflect with opposite polarity. The reflected wave, with voltage $V=\frac{-V_{S}}{2}$, adds to the incident wave, ensuring that the voltage at point $C$ remains 0 . The reflected wave reaches the source at time $t=2 t_{d}$ and is absorbed by the source impedance. At this point, the system reaches steady state, and the transmission line is equivalent to an equipotential wire with voltage $V=0$.


Figure eA. 24 Transmission line with short termination

## A.8.4 Mismatched Termination

The termination impedance is said to be mismatched when it does not equal the characteristic impedance of the line. In general, when an incident wave reaches a mismatched termination, part of the wave is absorbed and part is reflected. The reflection coefficient $k_{r}$ indicates the fraction of the incident wave $V_{i}$ that is reflected: $V_{r}=k_{r} V_{i}$.

Section A.8.8 derives the reflection coefficient using conservation of current arguments. It shows that, when an incident wave flowing along

Figure eA. 22 Transmission line with open load termination

(a)

(b)

(c)

Figure eA. 23 Voltage waveforms for Figure eA. 22 at points
$A, B$, and $C$

(a)

(b)

(c)

Figure eA. 25 Voltage waveforms for Figure eA. 24 at points $A, B$, and $C$
a transmission line of characteristic impedance $Z_{0}$ reaches a termination impedance $Z_{T}$ at the end of the line, the reflection coefficient is

$$
\begin{equation*}
k_{r}=\frac{Z_{T}-Z_{0}}{Z_{T}+Z_{0}} \tag{A.7}
\end{equation*}
$$

Note a few special cases. If the termination is an open circuit $\left(Z_{T}=\infty\right)$, $k_{r}=1$, because the incident wave is entirely reflected (so the current out the end of the line remains zero). If the termination is a short circuit ( $Z_{T}=0$ ), $k_{r}=-1$, because the incident wave is reflected with negative polarity (so the voltage at the end of the line remains zero). If the termination is a matched load $\left(Z_{T}=Z_{0}\right), k_{r}=0$, because the incident wave is completely absorbed.

Figure eA. 26 illustrates reflections in a transmission line with a mismatched load termination of $75 \Omega . Z_{T}=Z_{L}=75 \Omega$, and $Z_{0}=50 \Omega$, so $k_{r}=1 / 5$. As in previous examples, the voltage on the line is initially 0 . When the switch closes, a wave of voltage $V=\frac{V_{S}}{2}$ propagates down the line, reaching the end at $t=t_{d}$. When the incident wave reaches the termination at the end of the line, one fifth of the wave is reflected, and the remaining four fifths flows into the load impedance. Thus, the reflected wave has a voltage $V=\frac{V_{S}}{2} \times \frac{1}{5}=\frac{V_{S}}{10}$. The total voltage at point C is the sum of the incoming and reflected ${ }^{2}$ voltages, $V_{C}=\frac{V_{S}}{2}+\frac{V_{S}}{10}=\frac{3 V_{s}}{5}$. At $t=2 t_{d}$, the reflected wave reaches point $A$, where it is absorbed by the matched $50 \Omega$ termination, $Z_{S}$. Figure eA. 27 plots the voltages and currents along the line. Again, note that, in steady state (in this case at time $t>2 t_{d}$ ), the transmission line is equivalent to an equipotential wire, as shown in Figure eA.28. At steady state, the system acts like a voltage divider, so

$$
V_{A}=V_{B}=V_{C}=V_{S}\left(\frac{Z_{L}}{Z_{L}+Z_{S}}\right)=V_{S}\left(\frac{75 \Omega}{75 \Omega+50 \Omega}\right)=\frac{3 V_{S}}{5}
$$

Reflections can occur at both ends of the transmission line. Figure eA. 29 shows a transmission line with a source impedance, $Z_{S}$, of $450 \Omega$ and an open termination at the load. The reflection coefficients at the load and source, $k_{r L}$ and $k_{r s}$, are 1 and $4 / 5$, respectively. In this case, waves reflect off both ends of the transmission line until a steady state is reached.


Figure eA. 26 Transmission line with mismatched termination


Figure eA. 27 Voltage waveforms for Figure eA. 26 at points $A, B$, and $C$


Figure eA. 28 Equivalent circuit of Figure eA. 26 at steady state


Figure eA. 29 Transmission line with mismatched source and load terminations

The bounce diagram shown in Figure eA. 30 helps visualize reflections off both ends of the transmission line. The horizontal axis represents distance along the transmission line, and the vertical axis represents time, increasing downward. The two sides of the bounce diagram represent the source and load ends of the transmission line, points $A$ and $C$. The incoming and reflected signal waves are drawn as diagonal lines between points $A$ and $C$. At time $t=0$, the source impedance and transmission line behave as a voltage divider, launching a voltage wave of $\frac{V_{s}}{10}$ from point $A$ toward point $C$. At time $t=t_{d}$, the signal reaches point $C$ and is completely reflected $\left(k_{r L}=1\right)$. At time $t=2 t_{d}$, the reflected wave of $\frac{V_{S}}{10}$ reaches point $A$ and is reflected with a reflection coefficient, $k_{r S}=4 / 5$, to produce a wave of $\frac{2 \mathrm{~V}_{S}}{25}$ traveling toward point $C$, and so forth.

The voltage at a given time at any point on the transmission line is the sum of all the incident and reflected waves. Thus, at time $t=1.1 \mathrm{t}_{d}$, the voltage at point $C$ is $\frac{V_{s}}{10}+\frac{V_{s}}{10}=\frac{V_{s}}{5}$. At time $t=3.1 t_{d}$, the voltage at point C is $\frac{V_{S}}{10}+\frac{V_{S}}{10}+\frac{2 V_{S}}{25}+\frac{2 V_{S}}{25}=\frac{9 V_{S}}{25}$, and so forth. Figure eA. 31 plots the voltages


Figure eA. 30 Bounce diagram for Figure eA. 29


Figure eA. 31 Voltage and current waveforms for Figure eA. 29
against time. As $t$ approaches infinity, the voltages approach steady state with $V_{A}=V_{B}=V_{C}=V_{S}$.

## A.8.5 When to Use Transmission Line Models

Transmission line models for wires are needed whenever the wire delay, $t_{d}$, is longer than a fraction (e.g., 20\%) of the edge rates (rise or fall times) of a signal. If the wire delay is shorter, it has an insignificant effect on the propagation delay of the signal, and the reflections dissipate while the signal is transitioning. If the wire delay is longer, it must be considered in order to accurately predict the propagation delay and waveform of the signal. In particular, reflections may distort the digital characteristic of a waveform, resulting in incorrect logic operations.

Recall that signals travel on a PCB at about $15 \mathrm{~cm} / \mathrm{ns}$. For TTL logic, with edge rates of 10 ns , wires must be modeled as transmission lines only if they are longer than $30 \mathrm{~cm}(10 \mathrm{~ns} \times 15 \mathrm{~cm} / \mathrm{ns} \times 20 \%)$. PCB traces are usually less than 30 cm , so most traces can be modeled as ideal equipotential wires. In contrast, many modern chips have edge rates of 2 ns or less, so traces longer than about 6 cm (about 2.5 inches) must be modeled as transmission lines. Clearly, use of edge rates that are crisper than necessary just causes difficulties for the designer.

Breadboards lack a ground plane, so the electromagnetic fields of each signal are nonuniform and difficult to model. Moreover, the fields interact with other signals. This can cause strange reflections and crosstalk between signals. Thus, breadboards are unreliable above a few megahertz.

In contrast, PCBs have good transmission lines with consistent characteristic impedance and velocity along the entire line. As long as they are terminated with a source or load impedance that is matched to the impedance of the line, PCB traces do not suffer from reflections.

## A.8.6 Proper Transmission Line Terminations

There are two common ways to properly terminate a transmission line, shown in Figure eA.32. In parallel termination, the driver has a low impedance $\left(Z_{S} \approx 0\right)$. A load resistor $Z_{L}$ with impedance $Z_{0}$ is placed in parallel


Figure eA. 32 Termination schemes: (a) parallel, (b) series
with the load (between the input of the receiver gate and ground). When the driver switches from 0 to $V_{D D}$, it sends a wave with voltage $V_{D D}$ down the line. The wave is absorbed by the matched load termination, and no reflections take place. In series termination, a source resistor $\mathrm{Z}_{S}$ is placed in series with the driver to raise the source impedance to $\mathrm{Z}_{0}$. The load has a high impedance $\left(Z_{L} \approx \infty\right)$. When the driver switches, it sends a wave with voltage $V_{D D} / 2$ down the line. The wave reflects at the open circuit load and returns, bringing the voltage on the line up to $V_{D D}$. The wave is absorbed at the source termination. Both schemes are similar in that the voltage at the receiver transitions from 0 to $V_{D D}$ at $t=t_{d}$, just as one would desire. They differ in power consumption and in the waveforms that appear elsewhere along the line. Parallel termination dissipates power continuously through the load resistor when the line is at a high voltage. Series termination dissipates no DC power, because the load is an open circuit. However, in series terminated lines, points near the middle of the transmission line initially see a voltage of $V_{D D} / 2$,
until the reflection returns. If other gates are attached to the middle of the line, they will momentarily see an illegal logic level. Therefore, series termination works best for point-to-point communication with a single driver and a single receiver. Parallel termination is better for a bus with multiple receivers, because receivers at the middle of the line never see an illegal logic level.

## A.8.7 Derivation of $Z_{0}{ }^{*}$

$Z_{0}$ is the ratio of voltage to current in a wave propagating along a transmission line. This section derives $Z_{0}$; it assumes some previous knowledge of resistor-inductor-capacitor (RLC) circuit analysis.

Imagine applying a step voltage to the input of a semi-infinite transmission line (so that there are no reflections). Figure eA. 33 shows the semi-infinite line and a model of a segment of the line of length $d x . R$, $L$, and C, are the values of resistance, inductance, and capacitance per unit length. Figure eA.33(b) shows the transmission line model with a resistive component, $R$. This is called a lossy transmission line model, because energy is dissipated, or lost, in the resistance of the wire. However, this loss is often negligible, and we can simplify analysis by ignoring the resistive component and treating the transmission line as an ideal transmission line, as shown in Figure eA.33(c).

Voltage and current are functions of time and space throughout the transmission line, as given by Equations eA. 8 and eA.9.

$$
\begin{align*}
& \frac{\partial}{\partial x} V(x, t)=L \frac{\partial}{\partial t} I(x, t)  \tag{A.8}\\
& \frac{\partial}{\partial x} I(x, t)=C \frac{\partial}{\partial t} V(x, t) \tag{A.9}
\end{align*}
$$

Taking the space derivative of Equation eA. 8 and the time derivative of Equation eA. 9 and substituting gives Equation eA.10, the wave equation.

$$
\begin{equation*}
\frac{\partial^{2}}{\partial x^{2}} V(x, t)=L C \frac{\partial^{2}}{\partial t^{2}} V(x, t) \tag{A.10}
\end{equation*}
$$

$Z_{0}$ is the ratio of voltage to current in the transmission line, as illustrated in Figure eA.34(a). $\mathrm{Z}_{0}$ must be independent of the length of the line, because the behavior of the wave cannot depend on things at a distance. Because it is independent of length, the impedance must still equal $Z_{0}$ after the addition of a small amount of transmission line, $d x$, as shown in Figure eA.34(b).

Figure eA. 33 Transmission line models: (a) semi-infinite cable, (b) lossy, (c) ideal



Using the impedances of an inductor and a capacitor, we rewrite the relationship of Figure eA. 34 in equation form:

$$
\begin{equation*}
Z_{0}=j \omega L d x+\left[Z_{0} \|(1 /(j \omega C d x))\right] \tag{A.11}
\end{equation*}
$$

Rearranging, we get

$$
\begin{equation*}
Z_{0}^{2}(j \omega C)-j \omega L+\omega^{2} Z_{0} L C d x=0 \tag{A.12}
\end{equation*}
$$

Taking the limit as $d x$ approaches 0 , the last term vanishes and we find that

$$
\begin{equation*}
Z_{0}=\sqrt{\frac{L}{C}} \tag{A.13}
\end{equation*}
$$

## A.8.8 Derivation of the Reflection Coefficient*

The reflection coefficient $k_{r}$ is derived using conservation of current. Figure eA. 35 shows a transmission line with characteristic impedance $Z_{0}$ and load impedance $Z_{L}$. Imagine an incident wave of voltage $V_{i}$ and current $I_{i}$. When the wave reaches the termination, some current $I_{L}$ flows through the load impedance, causing a voltage drop $V_{L}$. The remainder of the current reflects back down the line in a wave of voltage $V_{r}$ and current $I_{r} . Z_{0}$ is the ratio of voltage to current in waves propagating along the line, so $\frac{V_{i}}{I_{i}}=\frac{V_{r}}{I_{r}}=Z_{0}$.

The voltage on the line is the sum of the voltages of the incident and reflected waves. The current flowing in the positive direction on the line is the difference between the currents of the incident and reflected waves.

$$
\begin{gather*}
V_{L}=V_{i}+V_{r}  \tag{A.14}\\
I_{L}=I_{i}-I_{r} \tag{A.15}
\end{gather*}
$$



Figure eA. 35 Transmission line showing incoming, reflected, and load voltages and currents

Using Ohm's law and substituting for $I_{L}, I_{i}$, and $I_{r}$ in Equation eA.15, we get

$$
\begin{equation*}
\frac{V_{i}+V_{r}}{Z_{L}}=\frac{V_{i}}{Z_{0}}-\frac{V_{r}}{Z_{0}} \tag{A.16}
\end{equation*}
$$

Rearranging, we solve for the reflection coefficient, $k_{r}$ :

$$
\begin{equation*}
\frac{V_{r}}{V_{i}}=\frac{Z_{L}-Z_{0}}{Z_{L}+Z_{0}}=k_{r} \tag{A.17}
\end{equation*}
$$

## A.8.9 Putting It All Together

Transmission lines model the fact that signals take time to propagate down long wires because the speed of light is finite. An ideal transmission line has uniform inductance $L$ and capacitance $C$ per unit length and zero resistance. The transmission line is characterized by its characteristic impedance $Z_{0}$ and delay $t_{d}$ which can be derived from the inductance, capacitance, and wire length. The transmission line has significant delay and noise effects on signals whose rise/fall times are less than about $5 t_{d}$. This means that, for systems with 2 ns rise/fall times, PCB traces longer than about 6 cm must be analyzed as transmission lines to accurately understand their behavior.

A digital system consisting of a gate driving a long wire attached to the input of a second gate can be modeled with a transmission line as shown in Figure eA.36. The voltage source, source impedance $Z_{S}$, and switch model the first gate switching from 0 to 1 at time 0 . The driver gate cannot supply infinite current; this is modeled by $Z_{S} . Z_{S}$ is usually small for a logic gate, but a designer may choose to add a resistor in series with the gate to raise $Z_{S}$ and match the impedance of the line. The input to the second gate is modeled as $Z_{L}$. CMOS circuits usually have little input current, so $Z_{L}$ may be close to infinity. The designer may also choose to add a resistor in parallel with the second gate, between the gate input and ground, so that $Z_{L}$ matches the impedance of the line.

(a)

Figure eA. 36 Digital system modeled with transmission line

(b)

When the first gate switches, a wave of voltage is driven onto the transmission line. The source impedance and transmission line form a voltage divider, so the voltage of the incident wave is

$$
\begin{equation*}
V_{i}=V_{S} \frac{Z_{0}}{Z_{0}+Z_{S}} \tag{A.18}
\end{equation*}
$$

At time $t_{d}$, the wave reaches the end of the line. Part is absorbed by the load impedance, and part is reflected. The reflection coefficient $k_{r}$ indicates the portion that is reflected: $k_{r}=V_{r} / V_{i}$, where $V_{r}$ is the voltage of the reflected wave and $V_{i}$ is the voltage of the incident wave.

$$
\begin{equation*}
k_{r}=\frac{Z_{L}-Z_{0}}{Z_{L}+Z_{0}} \tag{A.19}
\end{equation*}
$$

The reflected wave adds to the voltage already on the line. It reaches the source at time $2 t_{d}$, where part is absorbed and part is again reflected. The reflections continue back and forth, and the voltage on the line eventually approaches the value that would be expected if the line were a simple equipotential wire.

## A. 9 ECONOMICS

Although digital design is so much fun that some of us would do it for free, most designers and companies intend to make money. Therefore, economic considerations are a major factor in design decisions.

The cost of a digital system can be divided into nonrecurring engineering costs (NRE), and recurring costs. NRE accounts for the cost of designing the system. It includes the salaries of the design team, computer and software costs, and the costs of producing the first working unit. The fully loaded cost of a designer in the United States in 2015 (including salary, health insurance, retirement plan, and a computer with design tools) was roughly $\$ 200,000$ per year, so design costs can be significant. Recurring costs are the cost of each additional unit; this includes components, manufacturing, marketing, technical support, and shipping.

The sales price must cover not only the cost of the system but also other costs such as office rental, taxes, and salaries of staff who do not directly contribute to the design (such as the janitor and the CEO). After all of these expenses, the company should still make a profit.

## Example eA. 3 BEN TRIES TO MAKE SOME MONEY

Ben Bitdiddle has designed a crafty circuit for counting raindrops. He decides to sell the device and try to make some money, but he needs help deciding what implementation to use. He decides to use either an FPGA or an ASIC. The
development kit to design and test the FPGA costs $\$ 1500$. Each FPGA costs $\$ 17$. The ASIC costs $\$ 600,000$ for a mask set and $\$ 4$ per chip.

Regardless of what chip implementation he chooses, Ben needs to mount the packaged chip on a printed circuit board (PCB), which will cost him $\$ 1.50$ per board. He thinks he can sell 1000 devices per month. Ben has coerced a team of bright undergraduates into designing the chip for their senior project, so it doesn't cost him anything to design.

If the sales price has to be twice the cost ( $100 \%$ profit margin), and the product life is 2 years, which implementation is the better choice?

Solution: Ben figures out the total cost for each implementation over 2 years, as shown in Table eA.4. Over 2 years, Ben plans on selling 24,000 devices, and the total cost is given in Table eA. 4 for each option. If the product life is only two years, the FPGA option is clearly superior. The per-unit cost is $\$ 445,500 /$ $24,000=\$ 18.56$, and the sales price is $\$ 37.13$ per unit to give a $100 \%$ profit margin. The ASIC option would have cost $\$ 732,000 / 24,000=\$ 30.50$ and would have sold for $\$ 61$ per unit.

Table eA. 4 ASIC vs FPGA costs

| Cost | ASIC | FPGA |
| :---: | :---: | :---: |
| NRE | $\$ 600,000$ | $\$ 1500$ |
| chip | $\$ 4$ | $\$ 17$ |
| PCB | $\$ 1.50$ | $\$ 1.50$ |
| TOTAL | $\$ 600,000+(24,000 \times \$ 5.50)$ <br> $=\$ 732,000$ | $\$ 1500+(24,000 \times \$ 18.50)$ <br>  <br> per unit |

## Example eA. 4 BEN GETS GREEDY

After seeing the marketing ads for his product, Ben thinks he can sell even more chips per month than originally expected. If he were to choose the ASIC option, how many devices per month would he have to sell to make the ASIC option more profitable than the FPGA option?

Solution: Ben solves for the minimum number of units, $N$, that he would need to sell in 2 years:

$$
\$ 600,000+(N \times \$ 5.50)=\$ 1500+(N \times \$ 18.50)
$$

Solving the equation gives $N=46,039$ units, or 1919 units per month. He would need to almost double his monthly sales to benefit from the ASIC solution.

## Example eA. 5 BEN GETS LESS GREEDY

Ben realizes that his eyes have gotten too big for his stomach, and he doesn't think he can sell more than 1000 devices per month. But he does think the product life can be longer than 2 years. At a sales volume of 1000 devices per month, how long would the product life have to be to make the ASIC option worthwhile?

Solution: If Ben sells more than 46,039 units in total, the ASIC option is the best choice. So, Ben would need to sell at a volume of 1000 per month for at least 47 months (rounding up), which is almost 4 years. By then, his product is likely to be obsolete.

Chips are usually purchased from a distributor rather than directly from the manufacturer (unless you are ordering tens of thousands of units). Digikey (www.digikey.com) is a leading distributor that sells a wide variety of electronics. Jameco (www. jameco.com) and All Electronics (www.a11e7ectronics.com) have eclectic catalogs that are competitively priced and well suited to hobbyists.


[^0]:    *Per unit in quantities of 1000 for the 7408 from Texas Instruments in 2012.

[^1]:    ${ }^{1}$ The capacitance, $C$, and inductance, $L$, of a wire are related to the permittivity and permeability of the physical medium in which the wire is located.

